74
VAIO® Reference Manual
Chip Configuration Sub-Menu
SDRAM Configuration
SDRAM CAS Latency
SDRAM RAS to CAS Delay
SDRAM RAS Precharge Time
SDRAM Cycle Time (Tras, Trc)
SDRAM Page Closing Policy
CPU Latency Timer
On-board VGA
Display Cache Paging Mode
Video Memory Cache Mode
Memory Hole At 15M-16M
PCI 2.1 Support
High Priority PCI Mode
Onboard PCI IDE Enable
[By SPD]
User Define
7ns (143MHz)
8ns (125MHz)
[3T]
[3T]
[3T]
[5T, 7T]
6T, 8T
[All Banks]
One Bank
[Enabled]
Disabled
[Enabled]
Disabled
[Page open]
Page close
[UC]
USWC
[Disabled]
Enabled
[Enabled]
Disabled
[Enabled]
Disabled
[Both]
Primary
Secondary
Disabled